------

-----

| Tool Version : Vivado v.2016.2 (win64) Build 1577090 Thu Jun 2 16:32:40 MDT 2016

Date : Thu Feb 16 20:35:59 2017

| Host : DESKTOP-JK482SK running 64-bit major release (build 9200) | Command : report\_timing\_summary -warn\_on\_violation -max\_paths 10 -file | lab3top\_timing\_summary\_routed.rpx |

| Design : lab3top

| Device : 7a35t-cpg236

| Speed File : -1 PRODUCTION 1.14 2014-09-11

\_\_\_\_\_\_

-----

# Timing Summary Report

.....

| Timer Settings

|-----

\_\_\_\_\_

Enable Multi Corner Analysis : Yes Enable Pessimism Removal : Yes

Pessimism Removal Resolution : Nearest Common Node

Enable Input Delay Default Clock : No
Enable Preset / Clear Arcs : No
Disable Flight Delays : No
Ignore I/O Paths : No

Timing Early Launch at Borrowing Latches : false

Corner Analyze Analyze
Name Max Paths Min Paths

Slow Yes Yes
Fast Yes Yes

check timing report

**Table of Contents** 

\_\_\_\_\_

1. checking no\_clock

- 2. checking constant\_clock
- 3. checking pulse\_width\_clock
- 4. checking unconstrained\_internal\_endpoints
- 5. checking no\_input\_delay
- 6. checking no\_output\_delay
- 7. checking multiple\_clock
- 8. checking generated\_clocks
- 9. checking loops
- 10. checking partial\_input\_delay
- 11. checking partial\_output\_delay
- 12. checking latch\_loops

## 1. checking no\_clock

-----

There are 5 register/latch pins with no clock driven by root clock pin: convert1hz/slowClk\_reg/C (HIGH)

There are 3 register/latch pins with no clock driven by root clock pin: convert2hz/slowClk\_reg/C (HIGH)

## 2. checking constant\_clock

\_\_\_\_\_

There are 0 register/latch pins with constant clock.

### 3. checking pulse\_width\_clock

\_\_\_\_\_

There are 0 register/latch pins which need pulse\_width check

#### 4. checking unconstrained\_internal\_endpoints

\_\_\_\_\_

There are 13 pins that are not constrained for maximum delay. (HIGH)

There are 0 pins that are not constrained for maximum delay due to constant clock.

#### 5. checking no\_input\_delay

\_\_\_\_\_

There is 1 input port with no input delay specified. (HIGH)

There are 0 input ports with no input delay but user has a false path constraint.

| There are 8 ports with no output delay specified. (HIGH)                                               |
|--------------------------------------------------------------------------------------------------------|
| There are 0 ports with no output delay but user has a false path constraint                            |
| There are 0 ports with no output delay but with a timing clock defined on it or propagating through it |
| 7. checking multiple_clock                                                                             |
| There are 0 register/latch pins with multiple clocks.                                                  |
| 8. checking generated_clocks                                                                           |
| There are 0 generated clocks that are not connected to a clock source.                                 |
| 9. checking loops                                                                                      |
| There are 0 combinational loops in the design.                                                         |
| 10. checking partial_input_delay                                                                       |
| There are 0 input ports with partial input delay specified.                                            |
| 11. checking partial_output_delay                                                                      |
| There are 0 ports with partial output delay specified.                                                 |
| 12. checking latch_loops                                                                               |
| There are 0 combinational latch loops in the design through latch input                                |

6. checking no\_output\_delay

| Design Timing Summary                                                 |                  |              |               |                               |
|-----------------------------------------------------------------------|------------------|--------------|---------------|-------------------------------|
| WNS(ns) TNS(ns) TN THS Failing Endpoints THS Endpoints TPWS Total End | Total Endpoints  | s WPWS(ns    |               |                               |
| 4.895 0.000<br>56 4.500 0.000                                         | 0 0              | 56 0.2<br>30 | 64 0.000      | 0                             |
| All user specified timing cons                                        | straints are met |              |               |                               |
|                                                                       |                  |              |               |                               |
| Clock Waveform(ns)                                                    |                  |              | Hz)           |                               |
| <br>  Intra Clock Table<br>                                           |                  |              |               |                               |
| Clock WNS(ns) T THS(ns) THS Failing Endpo Failing Endpoints TPWS To   | ints THS Total   | • .          |               | ndpoints WHS(ns) PWS(ns) TPWS |
| sys_clk_pin 4.895 0 56 4.500                                          |                  | 0<br>0       | 56 0.26<br>30 | 4 0.000                       |
| Inter Clock Table                                                     |                  |              |               |                               |

|                        | <br>                               |                                                       |                       |                      |                                    |                               |
|------------------------|------------------------------------|-------------------------------------------------------|-----------------------|----------------------|------------------------------------|-------------------------------|
|                        |                                    | ` '                                                   | ` ,                   |                      | g Endpoints TN<br>HS Total Endpoil |                               |
|                        |                                    |                                                       |                       |                      |                                    |                               |
|                        | Groups Tab                         | e                                                     |                       |                      |                                    |                               |
| •                      | ints WHS                           |                                                       | `                     | ,                    | ns) TNS Failing<br>nts THS Total E | •                             |
|                        |                                    |                                                       |                       |                      |                                    |                               |
| From Clock:            | sys_clk_pin                        |                                                       |                       |                      |                                    |                               |
| Hold :<br>PW :         | 0 Failing E                        | Endpoints, Wors<br>Endpoints, Wors<br>Endpoints, Wors | t Slack<br>t Slack    | 0.264ns,<br>4.500ns, | Total Violation<br>Total Violation | 0.000ns<br>0.000ns<br>0.000ns |
| Max Delay F            | <sup>2</sup> aths                  |                                                       |                       |                      | . <u></u>                          |                               |
| Source:<br>fall@5.000n | conve<br>(rising e<br>s period=10. | 000ns})                                               | eg[3]/C<br>ell FDRE c |                      | sys_clk_pin {rise                  | e@0.000ns                     |
| Destination            | i: conv                            | <mark>/ert2hz/counter_</mark>                         | reg[25]/R             |                      |                                    |                               |

```
(rising edge-triggered cell FDRE clocked by sys_clk_pin {rise@0.000ns
fall@5.000ns period=10.000ns})
Path Group: sys_clk_pin
Path Type: Setup (Max at Slow Process Corner)
Requirement: 10.000ns (sys_clk_pin rise@10.000ns - sys_clk_pin rise@0.000ns)
 Data Path Delay: 4.611ns (logic 1.058ns (22.944%) route 3.553ns (77.056%))
 Logic Levels: 3 (LUT3=1 LUT4=1 LUT6=1)
 Clock Path Skew: -0.029ns (DCD - SCD + CPR)
 Destination Clock Delay (DCD): 4.853ns = (14.853 - 10.000)
 Source Clock Delay (SCD): 5.155ns
 Clock Pessimism Removal (CPR): 0.273ns
 Clock Uncertainty: 0.035ns ((TSJ^2 + TIJ^2)^1/2 + DJ) / 2 + PE
 Total System Jitter (TSJ): 0.071ns
 Total Input Jitter (TIJ): 0.000ns
 Discrete Jitter (DJ): 0.000ns
 Phase Error (PE): 0.000ns
               Delay type
  Location
                                Incr(ns) Path(ns) Netlist Resource(s)
            (clock sys_clk_pin rise edge)
                           0.000 0.000 r
  W5
                             0.000 0.000 r clk (IN)
            net (fo=0)
                              0.000 0.000 clk
  W5
              IBUF (Prop_ibuf_I_O) 1.458 1.458 r clk_IBUF_inst/O
            net (fo=1, routed)
                                1.967 3.425 clk IBUF
  BUFGCTRL X0Y0
                     BUFG (Prop_bufg_I_O)
                                             0.096 3.521 r
clk IBUF BUFG inst/O
            net (fo=29, routed) 1.634 5.155 convert2hz/clk IBUF BUFG
  SLICE X5Y8 FDRE
                                             r convert2hz/counter_reg[3]/C
  SLICE_X5Y8 FDRE (Prop_fdre_C_Q)
                                           0.456 5.611 f
convert2hz/counter_reg[3]/Q
            net (fo=2, routed) 0.857 6.468 convert2hz/counter_reg_n_0 [3]
                  LUT4 (Prop_lut4_I2_O) 0.152
  SLICE X4Y8
                                                 6.620 f
convert2hz/counter[27] i 6/O
            net (fo=1, routed) 0.936 7.556 convert2hz/counter[27]_i_6_n_0
                   LUT6 (Prop_lut6_I5_O)
                                          0.326
  SLICE X4Y13
                                                  7.882 f
convert2hz/counter[27] i 2/O
            net (fo=2, routed) 0.963
                                        8.845 convert2hz/counter[27] i 2 n 0
  SLICE X4Y10
                  LUT3 (Prop_lut3_I0_O) 0.124
                                                  8.969 r
convert2hz/counter[27] i 1/O
            net (fo=27, routed) 0.797 9.766 convert2hz/slowClk
  SLICE_X5Y14 FDRE
                                             r convert2hz/counter_reg[25]/R
```

-----

(clock sys\_clk\_pin rise edge) 10.000 10.000 r W5 0.000 10.000 r clk (IN) 0.000 10.000 clk net (fo=0) W5 IBUF (Prop\_ibuf\_I\_O) 1.388 11.388 r clk\_IBUF\_inst/O net (fo=1, routed) 1.862 13.250 clk\_IBUF **BUFGCTRL X0Y0** BUFG (Prop\_bufg\_I\_O) 0.091 13.341 r clk\_IBUF\_BUFG\_inst/O net (fo=29, routed) 1.512 14.853 convert2hz/clk IBUF BUFG **FDRE** r convert2hz/counter\_reg[25]/C SLICE X5Y14 clock pessimism 0.273 15.126 clock uncertainty -0.035 15.091 FDRE (Setup\_fdre\_C\_R) SLICE X5Y14 -0.429 14.662

SLICE\_X5Y14 FDRE (Setup\_fdre\_C\_R) -0.429 14.6 convert2hz/counter\_reg[25]

required time 14.662 arrival time -9.766

slack 4.895

Slack (MET): 4.895ns (required time - arrival time)

Source: convert2hz/counter reg[3]/C

(rising edge-triggered cell FDRE clocked by sys\_clk\_pin {rise@0.000ns

fall@5.000ns period=10.000ns})

Destination: convert2hz/counter reg[26]/R

(rising edge-triggered cell FDRE clocked by sys\_clk\_pin {rise@0.000ns

fall@5.000ns period=10.000ns})
Path Group: sys\_clk\_pin

Path Type: Setup (Max at Slow Process Corner)

Requirement: 10.000ns (sys\_clk\_pin rise@10.000ns - sys\_clk\_pin rise@0.000ns)

Data Path Delay: 4.611ns (logic 1.058ns (22.944%) route 3.553ns (77.056%))

Logic Levels: 3 (LUT3=1 LUT4=1 LUT6=1)
Clock Path Skew: -0.029ns (DCD - SCD + CPR)

Destination Clock Delay (DCD): 4.853ns = (14.853 - 10.000)

Source Clock Delay (SCD): 5.155ns Clock Pessimism Removal (CPR): 0.273ns

Clock Uncertainty: 0.035ns  $((TSJ^2 + TIJ^2)^1/2 + DJ)/2 + PE$ 

Total System Jitter (TSJ): 0.071ns
Total Input Jitter (TIJ): 0.000ns
Discrete Jitter (DJ): 0.000ns
Phase Error (PE): 0.000ns

```
Location Delay type Incr(ns) Path(ns) Netlist Resource(s)
            (clock sys_clk_pin rise edge)
                          0.000 0.000 r
 W5
                            0.000 0.000 r clk (IN)
                           0.000 0.000 clk
            net (fo=0)
 W5
             IBUF (Prop_ibuf_I_O) 1.458 1.458 r clk_IBUF_inst/O
           net (fo=1, routed) 1.967 3.425 clk_IBUF
 BUFGCTRL_X0Y0 BUFG (Prop_bufg_I_O) 0.096 3.521 r
clk IBUF BUFG_inst/O
            net (fo=29, routed) 1.634 5.155 convert2hz/clk_IBUF_BUFG
 SLICE_X5Y8 FDRE
                                          r convert2hz/counter reg[3]/C
 SLICE X5Y8 FDRE (Prop_fdre_C_Q) 0.456 5.611 f
convert2hz/counter reg[3]/Q
           net (fo=2, routed) 0.857 6.468 convert2hz/counter_reg_n_0 [3]
 SLICE_X4Y8 LUT4 (Prop_lut4_I2_O) 0.152 6.620 f
convert2hz/counter[27] i 6/O
           net (fo=1, routed) 0.936 7.556 convert2hz/counter[27]_i_6_n_0
 SLICE_X4Y13 LUT6 (Prop_lut6_I5_O) 0.326 7.882 f
convert2hz/counter[27]_i_2/O
          net (fo=2, routed) 0.963 8.845 convert2hz/counter[27]_i_2_n_0
 SLICE X4Y10 LUT3 (Prop lut3 I0 O) 0.124 8.969 r
convert2hz/counter[27]_i_1/O
           net (fo=27, routed) 0.797 9.766 convert2hz/slowClk
 SLICE_X5Y14 FDRE
                                           r convert2hz/counter reg[26]/R
            (clock sys clk pin rise edge)
                         10.000 10.000 r
 W5
                            0.000 10.000 r clk (IN)
                        0.000 10.000 clk
            net (fo=0)
 W5
             IBUF (Prop_ibuf_I_O) 1.388 11.388 r clk_IBUF_inst/O
           net (fo=1, routed) 1.862 13.250 clk_IBUF
 BUFGCTRL_X0Y0 BUFG (Prop_bufg_I_O) 0.091 13.341 r
clk_IBUF_BUFG_inst/O
            net (fo=29, routed) 1.512 14.853 convert2hz/clk_IBUF_BUFG
           14 FDRE r
clock pessimism 0.273 15.126
 SLICE X5Y14
                                           r convert2hz/counter_reg[26]/C
            clock uncertainty -0.035 15.091
 SLICE_X5Y14 FDRE (Setup_fdre_C_R) -0.429 14.662
convert2hz/counter_reg[26]
```

required time 14.662 arrival time -9.766 4.895 slack Slack (MET): 4.895ns (required time - arrival time) Source: convert2hz/counter\_reg[3]/C (rising edge-triggered cell FDRE clocked by sys clk pin {rise@0.000ns fall@5.000ns period=10.000ns}) convert2hz/counter\_reg[27]/R Destination: (rising edge-triggered cell FDRE clocked by sys clk pin {rise@0.000ns fall@5.000ns period=10.000ns}) Path Group: sys\_clk\_pin Path Type: Setup (Max at Slow Process Corner) 10.000ns (sys clk pin rise@10.000ns - sys clk pin rise@0.000ns) Requirement: Data Path Delay: 4.611ns (logic 1.058ns (22.944%) route 3.553ns (77.056%)) Logic Levels: 3 (LUT3=1 LUT4=1 LUT6=1) -0.029ns (DCD - SCD + CPR) Clock Path Skew: Destination Clock Delay (DCD): 4.853ns = (14.853 - 10.000) Source Clock Delay (SCD): 5.155ns Clock Pessimism Removal (CPR): 0.273ns Clock Uncertainty: 0.035ns ((TSJ^2 + TIJ^2)^1/2 + DJ) / 2 + PE Total System Jitter (TSJ): 0.071ns Total Input Jitter (TIJ): 0.000ns Discrete Jitter (DJ): 0.000ns Phase Error (PE): 0.000ns Location Delay type Incr(ns) Path(ns) Netlist Resource(s) (clock sys clk pin rise edge) 0.000 0.000 r W5 0.000 0.000 r clk (IN) 0.000 0.000 clk net (fo=0) W5 IBUF (Prop ibuf I O) 1.458 1.458 r clk IBUF inst/O net (fo=1, routed) 1.967 3.425 clk\_IBUF **BUFGCTRL X0Y0** BUFG (Prop\_bufg\_I\_O) 0.096 3.521 r clk IBUF BUFG inst/O net (fo=29, routed) 1.634 5.155 convert2hz/clk IBUF BUFG

SLICE\_X5Y8 FDRE (Prop\_fdre\_C\_Q) 0.456 5.611 f convert2hz/counter\_reg[3]/Q

SLICE\_X5Y8 FDRE r convert2hz/counter\_reg[3]/C

```
net (fo=2, routed) 0.857
                                         6.468 convert2hz/counter_reg_n_0_[3]
  SLICE X4Y8
                   LUT4 (Prop_lut4_I2_O) 0.152
                                                   6.620 f
convert2hz/counter[27]_i_6/O
             net (fo=1, routed) 0.936 7.556 convert2hz/counter[27]_i_6_n_0
                LUT6 (Prop_lut6_I5_O)
                                                   7.882 f
  SLICE X4Y13
                                            0.326
convert2hz/counter[27] i 2/O
             net (fo=2, routed)
                                  0.963 8.845 convert2hz/counter[27]_i_2_n_0
  SLICE X4Y10
                   LUT3 (Prop_lut3_I0_O) 0.124
                                                   8.969 r
convert2hz/counter[27] i 1/O
             net (fo=27, routed) 0.797 9.766 convert2hz/slowClk
  SLICE X5Y14
                   FDRE
                                               r convert2hz/counter reg[27]/R
             (clock sys_clk_pin rise edge)
                            10.000 10.000 r
  W5
                              0.000 10.000 r clk (IN)
                               0.000 10.000 clk
             net (fo=0)
  W5
               IBUF (Prop_ibuf_I_O)
                                      1.388 11.388 r clk IBUF inst/O
             net (fo=1, routed) 1.862 13.250 clk IBUF
  BUFGCTRL X0Y0
                      BUFG (Prop_bufg_I_O)
                                               0.091 13.341 r
clk_IBUF_BUFG_inst/O
             net (fo=29, routed) 1.512 14.853 convert2hz/clk_IBUF_BUFG
                   FDRE
                                               r convert2hz/counter_reg[27]/C
  SLICE X5Y14
             clock pessimism
                                 0.273 15.126
             clock uncertainty
                                 -0.035 15.091
                   FDRE (Setup_fdre_C_R) -0.429 14.662
  SLICE X5Y14
convert2hz/counter reg[27]
             required time
                                     14.662
             arrival time
                                    -9.766
             slack
                                    4.895
Slack (MET):
                  5.034ns (required time - arrival time)
 Source:
                convert2hz/counter reg[3]/C
               (rising edge-triggered cell FDRE clocked by sys_clk_pin {rise@0.000ns
fall@5.000ns period=10.000ns})
 Destination:
                 convert2hz/counter reg[21]/R
               (rising edge-triggered cell FDRE clocked by sys clk pin {rise@0.000ns
fall@5.000ns period=10.000ns})
 Path Group:
                sys_clk_pin
 Path Type:
                 Setup (Max at Slow Process Corner)
 Requirement: 10.000ns (sys_clk_pin rise@10.000ns - sys_clk_pin rise@0.000ns)
```

```
Logic Levels:
                 3 (LUT3=1 LUT4=1 LUT6=1)
 Clock Path Skew: -0.029ns (DCD - SCD + CPR)
  Destination Clock Delay (DCD): 4.853ns = (14.853 - 10.000)
  Source Clock Delay (SCD): 5.155ns
  Clock Pessimism Removal (CPR): 0.273ns
 Clock Uncertainty:
                  0.035ns ((TSJ<sup>2</sup> + TIJ<sup>2</sup>)<sup>1</sup>/2 + DJ) / 2 + PE
  Total System Jitter (TSJ): 0.071ns
  Total Input Jitter (TIJ): 0.000ns
  Discrete Jitter
                  (DJ): 0.000ns
  Phase Error
                 (PE): 0.000ns
               Delay type Incr(ns) Path(ns) Netlist Resource(s)
  Location
            (clock sys_clk_pin rise edge)
                           0.000 0.000 r
  W5
                             0.000 0.000 r clk (IN)
            net (fo=0)
                              0.000 0.000 clk
  W5
              IBUF (Prop_ibuf_I_O)
                                   net (fo=1, routed) 1.967
                                       3.425 clk_IBUF
  BUFGCTRL X0Y0
                     BUFG (Prop_bufg_I_O) 0.096 3.521 r
clk IBUF BUFG inst/O
            net (fo=29, routed) 1.634 5.155 convert2hz/clk_IBUF_BUFG
                  FDRE
  SLICE X5Y8
                                            r convert2hz/counter reg[3]/C
  SLICE X5Y8
                FDRE (Prop_fdre_C_Q) 0.456 5.611 f
convert2hz/counter_reg[3]/Q
            net (fo=2, routed) 0.857 6.468 convert2hz/counter reg n 0 [3]
  SLICE_X4Y8 LUT4 (Prop_lut4_I2_O) 0.152 6.620 f
convert2hz/counter[27] i 6/O
            net (fo=1, routed) 0.936 7.556 convert2hz/counter[27] i 6 n 0
  SLICE_X4Y13
                 LUT6 (Prop_lut6_I5_O) 0.326 7.882 f
convert2hz/counter[27]_i_2/O
            net (fo=2, routed) 0.963
                                       8.845 convert2hz/counter[27] i 2 n 0
  SLICE X4Y10 LUT3 (Prop lut3 I0 O) 0.124 8.969 r
convert2hz/counter[27]_i_1/O
            net (fo=27, routed) 0.659 9.628 convert2hz/slowClk
  SLICE_X5Y13 FDRE
                                             r convert2hz/counter reg[21]/R
            (clock sys_clk_pin rise edge)
                           10.000 10.000 r
  W5
                             0.000 10.000 r clk (IN)
```

Data Path Delay: 4.473ns (logic 1.058ns (23.654%) route 3.415ns (76.346%))

```
0.000 10.000 clk
             net (fo=0)
  W5
               IBUF (Prop_ibuf_I_O)
                                       1.388 11.388 r clk IBUF inst/O
             net (fo=1, routed) 1.862 13.250 clk_IBUF
  BUFGCTRL X0Y0
                       BUFG (Prop_bufg_I_O)
                                                0.091 13.341 r
clk IBUF BUFG inst/O
             net (fo=29, routed) 1.512 14.853 convert2hz/clk IBUF BUFG
                    FDRE
  SLICE_X5Y13
                                                r convert2hz/counter_reg[21]/C
             clock pessimism
                                0.273 15.126
             clock uncertainty
                                  -0.035 15.091
  SLICE_X5Y13
                    FDRE (Setup_fdre_C_R)
                                             -0.429 14.662
convert2hz/counter_reg[21]
                                      14.662
             required time
                                     -9.628
             arrival time
             slack
                                    5.034
Slack (MET):
                   5.034ns (required time - arrival time)
                 convert2hz/counter reg[3]/C
 Source:
               (rising edge-triggered cell FDRE clocked by sys clk pin {rise@0.000ns
fall@5.000ns period=10.000ns})
 Destination:
                  convert2hz/counter_reg[22]/R
               (rising edge-triggered cell FDRE clocked by sys_clk_pin {rise@0.000ns
fall@5.000ns period=10.000ns})
 Path Group:
                  sys_clk_pin
 Path Type:
                  Setup (Max at Slow Process Corner)
                10.000ns (sys clk pin rise@10.000ns - sys clk pin rise@0.000ns)
 Requirement:
 Data Path Delay:
                 4.473ns (logic 1.058ns (23.654%) route 3.415ns (76.346%))
 Logic Levels:
                  3 (LUT3=1 LUT4=1 LUT6=1)
                    -0.029ns (DCD - SCD + CPR)
 Clock Path Skew:
  Destination Clock Delay (DCD): 4.853ns = (14.853 - 10.000)
  Source Clock Delay (SCD): 5.155ns
  Clock Pessimism Removal (CPR): 0.273ns
 Clock Uncertainty:
                    0.035ns ((TSJ^2 + TIJ^2)^1/2 + DJ)/2 + PE
  Total System Jitter (TSJ): 0.071ns
  Total Input Jitter
                   (TIJ): 0.000ns
  Discrete Jitter
                   (DJ): 0.000ns
  Phase Error
                    (PE): 0.000ns
  Location
                Delay type
                                   Incr(ns) Path(ns) Netlist Resource(s)
             (clock sys_clk_pin rise edge)
```

0.000 0.000 r

```
net (fo=0)
                           0.000 0.000 clk
 W5
             IBUF (Prop_ibuf_I_O) 1.458 1.458 r clk_IBUF_inst/O
           net (fo=1, routed) 1.967 3.425 clk_IBUF
 BUFGCTRL_X0Y0 BUFG (Prop_bufg_I_O) 0.096 3.521 r
clk IBUF BUFG inst/O
           net (fo=29, routed) 1.634 5.155 convert2hz/clk_IBUF_BUFG
 SLICE X5Y8 FDRE
                                        r convert2hz/counter reg[3]/C
 convert2hz/counter_reg[3]/Q
           net (fo=2, routed) 0.857 6.468 convert2hz/counter_reg_n_0_[3]
 SLICE X4Y8 LUT4 (Prop_lut4_I2_O) 0.152 6.620 f
convert2hz/counter[27]_i_6/O
           net (fo=1, routed) 0.936 7.556 convert2hz/counter[27] i 6_n_0
 SLICE_X4Y13 LUT6 (Prop_lut6_I5_O) 0.326 7.882 f
convert2hz/counter[27] i 2/O
           net (fo=2, routed) 0.963 8.845 convert2hz/counter[27]_i_2_n_0
 SLICE_X4Y10 LUT3 (Prop_lut3_I0_O) 0.124 8.969 r
convert2hz/counter[27] i 1/O
           net (fo=27, routed) 0.659 9.628 convert2hz/slowClk
 SLICE X5Y13 FDRE
                                        r convert2hz/counter reg[22]/R
           (clock sys_clk_pin rise edge)
                        10.000 10.000 r
 W5
                          0.000 10.000 r clk (IN)
           net (fo=0)
                         0.000 10.000 clk
            IBUF (Prop_ibuf_I_O) 1.388 11.388 r clk_IBUF_inst/O
           net (fo=1, routed) 1.862 13.250 clk IBUF
 BUFGCTRL X0Y0
                BUFG (Prop bufg I O) 0.091 13.341 r
clk_IBUF_BUFG_inst/O
           net (fo=29, routed) 1.512 14.853 convert2hz/clk_IBUF_BUFG
 SLICE X5Y13
               FDRE
                                        r convert2hz/counter reg[22]/C
           clock pessimism
                            0.273 15.126
           clock uncertainty -0.035 15.091
 convert2hz/counter_reg[22]
           required time
                                14.662
                              -9.628
           arrival time
                              5.034
           slack
```

0.000 0.000 r clk (IN)

W5

```
Slack (MET):
                   5.034ns (required time - arrival time)
 Source:
                 convert2hz/counter_reg[3]/C
               (rising edge-triggered cell FDRE clocked by sys_clk_pin {rise@0.000ns
fall@5.000ns period=10.000ns})
 Destination:
                  convert2hz/counter reg[23]/R
               (rising edge-triggered cell FDRE clocked by sys_clk_pin {rise@0.000ns
fall@5.000ns period=10.000ns})
 Path Group:
                  sys clk pin
 Path Type:
                  Setup (Max at Slow Process Corner)
 Requirement:
                   10.000ns (sys_clk_pin rise@10.000ns - sys_clk_pin rise@0.000ns)
 Data Path Delay:
                    4.473ns (logic 1.058ns (23.654%) route 3.415ns (76.346%))
 Logic Levels:
                   3 (LUT3=1 LUT4=1 LUT6=1)
 Clock Path Skew:
                     -0.029ns (DCD - SCD + CPR)
  Destination Clock Delay (DCD): 4.853ns = (14.853 - 10.000)
  Source Clock Delay (SCD): 5.155ns
  Clock Pessimism Removal (CPR): 0.273ns
 Clock Uncertainty:
                    0.035ns ((TSJ^2 + TIJ^2)^1/2 + DJ)/2 + PE
  Total System Jitter (TSJ): 0.071ns
                    (TIJ): 0.000ns
  Total Input Jitter
  Discrete Jitter
                    (DJ): 0.000ns
  Phase Error
                    (PE): 0.000ns
                 Delay type
                                   Incr(ns) Path(ns) Netlist Resource(s)
  Location
             (clock sys_clk_pin rise edge)
                              0.000 0.000 r
  W5
                                0.000 0.000 r clk (IN)
             net (fo=0)
                                 0.000
                                        0.000 clk
  W5
               IBUF (Prop ibuf I O)
                                        1.458
                                                1.458 r clk IBUF inst/O
             net (fo=1, routed) 1.967
                                           3.425 clk_IBUF
  BUFGCTRL X0Y0
                       BUFG (Prop_bufg_I_O)
                                                 0.096 3.521 r
clk IBUF BUFG inst/O
             net (fo=29, routed)
                                    1.634 5.155 convert2hz/clk IBUF BUFG
  SLICE X5Y8
                    FDRE
                                                r convert2hz/counter_reg[3]/C
                    FDRE (Prop_fdre_C_Q)
  SLICE X5Y8
                                              0.456
                                                      5.611 f
convert2hz/counter_reg[3]/Q
             net (fo=2, routed)
                                   0.857
                                           6.468 convert2hz/counter reg n 0 [3]
                    LUT4 (Prop_lut4_I2_O)
  SLICE X4Y8
                                             0.152
                                                     6.620 f
convert2hz/counter[27] i 6/O
```

0.936

7.556 convert2hz/counter[27] i 6 n 0

net (fo=1, routed)

```
SLICE_X4Y13 LUT6 (Prop_lut6_I5_O) 0.326 7.882 f
convert2hz/counter[27] i 2/O
             net (fo=2, routed) 0.963
                                         8.845 convert2hz/counter[27]_i_2_n_0
  SLICE X4Y10
                  LUT3 (Prop_lut3_I0_O) 0.124 8.969 r
convert2hz/counter[27] i 1/O
             net (fo=27, routed) 0.659 9.628 convert2hz/slowClk
  SLICE_X5Y13 FDRE
                                            r convert2hz/counter_reg[23]/R
             (clock sys_clk_pin rise edge)
                            10.000 10.000 r
  W5
                              0.000 10.000 r clk (IN)
                               0.000 10.000 clk
             net (fo=0)
  W5
              IBUF (Prop_ibuf_I_O) 1.388 11.388 r clk_IBUF_inst/O
             net (fo=1, routed) 1.862 13.250 clk IBUF
  BUFGCTRL X0Y0
                      BUFG (Prop_bufg_I_O)
                                               0.091 13.341 r
clk IBUF BUFG inst/O
             net (fo=29, routed) 1.512 14.853 convert2hz/clk_IBUF_BUFG
                 FDRE
                                              r convert2hz/counter_reg[23]/C
  SLICE X5Y13
             clock pessimism 0.273 15.126
             clock uncertainty
                               -0.035 15.091
                   FDRE (Setup_fdre_C_R) -0.429 14.662
  SLICE X5Y13
convert2hz/counter reg[23]
                                    14.662
             required time
             arrival time
                                   -9.628
                                   5.034
             slack
Slack (MET): 5.034ns (required time - arrival time)
 Source:
              convert2hz/counter_reg[3]/C
              (rising edge-triggered cell FDRE clocked by sys_clk_pin {rise@0.000ns
fall@5.000ns period=10.000ns})
 Destination:
                 convert2hz/counter reg[24]/R
              (rising edge-triggered cell FDRE clocked by sys clk pin {rise@0.000ns
fall@5.000ns period=10.000ns})
 Path Group:
                sys clk pin
 Path Type:
                 Setup (Max at Slow Process Corner)
 Requirement:
                10.000ns (sys_clk_pin rise@10.000ns - sys_clk_pin rise@0.000ns)
 Data Path Delay: 4.473ns (logic 1.058ns (23.654%) route 3.415ns (76.346%))
 Logic Levels:
                  3 (LUT3=1 LUT4=1 LUT6=1)
 Clock Path Skew: -0.029ns (DCD - SCD + CPR)
  Destination Clock Delay (DCD): 4.853ns = (14.853 - 10.000)
```

```
Source Clock Delay (SCD): 5.155ns
 Clock Pessimism Removal (CPR): 0.273ns
 Clock Uncertainty: 0.035ns ((TSJ^2 + TIJ^2)^1/2 + DJ) / 2 + PE
 Total System Jitter (TSJ): 0.071ns
 Total Input Jitter (TIJ): 0.000ns
 Discrete Jitter (DJ): 0.000ns
 Phase Error
                (PE): 0.000ns
 Location Delay type Incr(ns) Path(ns) Netlist Resource(s)
            (clock sys_clk_pin rise edge)
                          0.000 0.000 r
 W5
                            0.000 0.000 r clk (IN)
                            0.000 0.000 clk
            net (fo=0)
 W5
              IBUF (Prop_ibuf_I_O) 1.458 1.458 r clk_IBUF_inst/O
            net (fo=1, routed) 1.967 3.425 clk_IBUF
 BUFGCTRL X0Y0
                  BUFG (Prop bufg I O) 0.096 3.521 r
clk_IBUF_BUFG_inst/O
            net (fo=29, routed) 1.634 5.155 convert2hz/clk_IBUF_BUFG
 SLICE_X5Y8 FDRE
                                           r convert2hz/counter reg[3]/C
 SLICE_X5Y8 FDRE (Prop_fdre_C_Q) 0.456 5.611 f
convert2hz/counter_reg[3]/Q
            net (fo=2, routed) 0.857 6.468 convert2hz/counter_reg_n_0_[3]
 SLICE_X4Y8 LUT4 (Prop_lut4_I2_O) 0.152 6.620 f
convert2hz/counter[27]_i_6/O
            net (fo=1, routed) 0.936 7.556 convert2hz/counter[27] i 6 n 0
 SLICE X4Y13 LUT6 (Prop lut6 I5 O) 0.326 7.882 f
convert2hz/counter[27]_i_2/O
            net (fo=2, routed) 0.963 8.845 convert2hz/counter[27]_i_2_n_0
 SLICE X4Y10 LUT3 (Prop lut3 I0 O) 0.124 8.969 r
convert2hz/counter[27]_i_1/O
            net (fo=27, routed) 0.659 9.628 convert2hz/slowClk
 SLICE_X5Y13 FDRE
                                            r convert2hz/counter reg[24]/R
            (clock sys_clk_pin rise edge)
                          10.000 10.000 r
 W5
                            0.000 10.000 r clk (IN)
                           0.000 10.000 clk
            net (fo=0)
 W5
              IBUF (Prop_ibuf_I_O) 1.388 11.388 r clk_IBUF_inst/O
            net (fo=1, routed) 1.862 13.250 clk_IBUF
```

```
BUFGCTRL X0Y0
                        BUFG (Prop_bufg_I_O) 0.091 13.341 r
clk IBUF BUFG inst/O
              net (fo=29, routed)
                                    1.512 14.853 convert2hz/clk_IBUF_BUFG
                     FDRE
  SLICE X5Y13
                                                  r convert2hz/counter_reg[24]/C
              clock pessimism
                                    0.273 15.126
              clock uncertainty
                                   -0.035 15.091
  SLICE X5Y13
                     FDRE (Setup_fdre_C_R) -0.429 14.662
convert2hz/counter reg[24]
              required time
                                        14.662
              arrival time
                                       -9.628
              slack
                                      5.034
Slack (MET):
                   5.045ns (required time - arrival time)
 Source:
                 convert2hz/counter reg[3]/C
                (rising edge-triggered cell FDRE clocked by sys clk pin {rise@0.000ns
fall@5.000ns period=10.000ns})
 Destination:
                  convert2hz/counter reg[10]/R
                (rising edge-triggered cell FDRE clocked by sys clk pin {rise@0.000ns
fall@5.000ns period=10.000ns})
 Path Group:
                   sys_clk_pin
                  Setup (Max at Slow Process Corner)
 Path Type:
 Requirement:
                10.000ns (sys clk pin rise@10.000ns - sys clk pin rise@0.000ns)
 Data Path Delay:
                  4.465ns (logic 1.058ns (23.697%) route 3.407ns (76.303%))
 Logic Levels:
                   3 (LUT3=1 LUT4=1 LUT6=1)
                     -0.026ns (DCD - SCD + CPR)
 Clock Path Skew:
  Destination Clock Delay (DCD): 4.856ns = (14.856 - 10.000)
  Source Clock Delay
                       (SCD): 5.155ns
  Clock Pessimism Removal (CPR): 0.273ns
 Clock Uncertainty:
                     0.035ns ((TSJ<sup>2</sup> + TIJ<sup>2</sup>)<sup>1</sup>/2 + DJ) / 2 + PE
  Total System Jitter (TSJ): 0.071ns
                    (TIJ): 0.000ns
  Total Input Jitter
  Discrete Jitter
                    (DJ): 0.000ns
  Phase Error
                    (PE): 0.000ns
  Location
                                    Incr(ns) Path(ns) Netlist Resource(s)
                 Delay type
              (clock sys_clk_pin rise edge)
                              0.000 0.000 r
  W5
                                0.000 0.000 r clk (IN)
              net (fo=0)
                                 0.000
                                         0.000 clk
  W5
                IBUF (Prop_ibuf_I_O)
                                         1.458 1.458 r clk_IBUF_inst/O
```

```
net (fo=1, routed) 1.967 3.425 clk_IBUF
 BUFGCTRL X0Y0
                    BUFG (Prop_bufg_I_O) 0.096 3.521 r
clk_IBUF_BUFG_inst/O
           net (fo=29, routed) 1.634 5.155 convert2hz/clk_IBUF_BUFG
 SLICE_X5Y8 FDRE
                                         r convert2hz/counter reg[3]/C
               FDRE (Prop_fdre_C_Q) 0.456 5.611 f
 SLICE X5Y8
convert2hz/counter_reg[3]/Q
          net (fo=2, routed) 0.857 6.468 convert2hz/counter_reg_n_0 [3]
 SLICE_X4Y8 LUT4 (Prop_lut4_I2_O) 0.152 6.620 f
convert2hz/counter[27]_i_6/O
           net (fo=1, routed) 0.936 7.556 convert2hz/counter[27] i_6_n_0
 7.882 f
convert2hz/counter[27]_i_2/O
           net (fo=2, routed) 0.963 8.845 convert2hz/counter[27] i 2 n 0
              LUT3 (Prop_lut3_I0_O) 0.124 8.969 r
 SLICE X4Y10
convert2hz/counter[27] i 1/O
           net (fo=27, routed) 0.651 9.620 convert2hz/slowClk
 SLICE_X5Y10 FDRE
                                        r convert2hz/counter reg[10]/R
           (clock sys_clk_pin rise edge)
                        10.000 10.000 r
 W5
                           0.000 10.000 r clk (IN)
           net (fo=0)
                           0.000 10.000 clk
 W5
             IBUF (Prop_ibuf_I_O) 1.388 11.388 r clk_IBUF_inst/O
           net (fo=1, routed) 1.862 13.250 clk_ IBUF
 BUFGCTRL_X0Y0
                    BUFG (Prop bufg I O) 0.091 13.341 r
clk_IBUF_BUFG_inst/O
           net (fo=29, routed) 1.515 14.856 convert2hz/clk_IBUF_BUFG
                 FDRE
 SLICE X5Y10
                                          r convert2hz/counter reg[10]/C
           clock pessimism 0.273 15.129
                             -0.035 15.094
           clock uncertainty
 SLICE X5Y10 FDRE (Setup fdre C R) -0.429 14.665
convert2hz/counter reg[10]
           required time
                                 14.665
           arrival time
                                -9.620
           slack
                                5.045
```

Slack (MET): 5.045ns (required time - arrival time)

Source: convert2hz/counter\_reg[3]/C

```
(rising edge-triggered cell FDRE clocked by sys_clk_pin {rise@0.000ns
fall@5.000ns period=10.000ns})
 Destination:
                  convert2hz/counter_reg[11]/R
               (rising edge-triggered cell FDRE clocked by sys_clk_pin {rise@0.000ns
fall@5.000ns period=10.000ns})
 Path Group:
                  sys clk pin
 Path Type:
                  Setup (Max at Slow Process Corner)
                   10.000ns (sys clk pin rise@10.000ns - sys clk pin rise@0.000ns)
 Requirement:
 Data Path Delay: 4.465ns (logic 1.058ns (23.697%) route 3.407ns (76.303%))
 Logic Levels:
                  3 (LUT3=1 LUT4=1 LUT6=1)
 Clock Path Skew:
                    -0.026ns (DCD - SCD + CPR)
  Destination Clock Delay (DCD): 4.856ns = (14.856 - 10.000)
  Source Clock Delay (SCD): 5.155ns
  Clock Pessimism Removal (CPR): 0.273ns
                   0.035ns ((TSJ^2 + TIJ^2)^1/2 + DJ)/2 + PE
 Clock Uncertainty:
  Total System Jitter (TSJ): 0.071ns
  Total Input Jitter
                   (TIJ): 0.000ns
  Discrete Jitter
                   (DJ): 0.000ns
  Phase Error
                   (PE): 0.000ns
                                  Incr(ns) Path(ns) Netlist Resource(s)
  Location
                Delay type
             (clock sys_clk_pin rise edge)
                             0.000 0.000 r
  W5
                               0.000 0.000 r clk (IN)
             net (fo=0)
                                0.000 0.000 clk
  W5
               IBUF (Prop_ibuf_I_O)
                                       1.458
                                              1.458 r clk IBUF inst/O
             net (fo=1, routed)
                                  1.967
                                          3.425 clk IBUF
  BUFGCTRL_X0Y0
                      BUFG (Prop_bufg_I_O) 0.096 3.521 r
clk IBUF BUFG inst/O
             net (fo=29, routed) 1.634 5.155 convert2hz/clk IBUF BUFG
  SLICE_X5Y8 FDRE
                                               r convert2hz/counter_reg[3]/C
  SLICE_X5Y8 FDRE (Prop_fdre_C_Q)
                                             0.456 5.611 f
convert2hz/counter_reg[3]/Q
             net (fo=2, routed) 0.857
                                          6.468 convert2hz/counter_reg_n_0_[3]
                   LUT4 (Prop_lut4_I2_O)
                                            0.152
  SLICE X4Y8
                                                    6.620 f
convert2hz/counter[27] i 6/O
             net (fo=1, routed) 0.936
                                          7.556 convert2hz/counter[27] i 6 n 0
  SLICE X4Y13
                   LUT6 (Prop_lut6_l5_O) 0.326
                                                    7.882 f
convert2hz/counter[27] i 2/O
```

net (fo=2, routed) 0.963 8.845 convert2hz/counter[27] i 2 n 0

```
SLICE X4Y10 LUT3 (Prop_lut3_I0_O) 0.124 8.969 r
convert2hz/counter[27] i 1/O
             net (fo=27, routed) 0.651 9.620 convert2hz/slowClk
  SLICE_X5Y10 FDRE
                                                r convert2hz/counter reg[11]/R
             (clock sys_clk_pin rise edge)
                             10.000 10.000 r
  W5
                               0.000 10.000 r clk (IN)
                               0.000 10.000 clk
             net (fo=0)
               IBUF (Prop_ibuf_I_O) 1.388 11.388 r clk_IBUF_inst/O
  W5
             net (fo=1, routed) 1.862 13.250 clk IBUF
  BUFGCTRL X0Y0
                       BUFG (Prop_bufg_I_O)
                                                0.091 13.341 r
clk_IBUF_BUFG_inst/O
             net (fo=29, routed) 1.515 14.856 convert2hz/clk_IBUF_BUFG
                   FDRE
                                                r convert2hz/counter_reg[11]/C
  SLICE X5Y10
             clock pessimism 0.273 15.129 clock uncertainty -0.035 15.094
  SLICE X5Y10
                    FDRE (Setup_fdre_C_R) -0.429 14.665
convert2hz/counter reg[11]
             required time
                                     14.665
             arrival time
                                    -9.620
                                    5.045
             slack
Slack (MET): 5.045ns (required time - arrival time)
 Source:
               convert2hz/counter_reg[3]/C
               (rising edge-triggered cell FDRE clocked by sys_clk_pin {rise@0.000ns
fall@5.000ns period=10.000ns})
 Destination:
                  convert2hz/counter reg[12]/R
               (rising edge-triggered cell FDRE clocked by sys_clk_pin {rise@0.000ns
fall@5.000ns period=10.000ns})
 Path Group:
                 sys clk pin
                  Setup (Max at Slow Process Corner)
 Path Type:
 Requirement:
                10.000ns (sys_clk_pin rise@10.000ns - sys_clk_pin rise@0.000ns)
 Data Path Delay: 4.465ns (logic 1.058ns (23.697%) route 3.407ns (76.303%))
                  3 (LUT3=1 LUT4=1 LUT6=1)
 Logic Levels:
 Clock Path Skew:
                    -0.026ns (DCD - SCD + CPR)
  Destination Clock Delay (DCD): 4.856ns = (14.856 - 10.000)
  Source Clock Delay
                      (SCD): 5.155ns
  Clock Pessimism Removal (CPR): 0.273ns
```

Clock Uncertainty: 0.035ns  $((TSJ^2 + TIJ^2)^1/2 + DJ)/2 + PE$ 

Total System Jitter (TSJ): 0.071ns
Total Input Jitter (TIJ): 0.000ns
Discrete Jitter (DJ): 0.000ns
Phase Error (PE): 0.000ns

```
Location Delay type Incr(ns) Path(ns) Netlist Resource(s)
           (clock sys_clk_pin rise edge)
                         0.000 0.000 r
 W5
                           0.000 0.000 r clk (IN)
           net (fo=0)
                           0.000 0.000 clk
 W5
            IBUF (Prop_ibuf_I_O) 1.458 1.458 r clk_IBUF_inst/O
           net (fo=1, routed) 1.967 3.425 clk IBUF
 BUFGCTRL X0Y0
                   BUFG (Prop_bufg_I_O) 0.096 3.521 r
clk IBUF BUFG inst/O
           net (fo=29, routed) 1.634 5.155 convert2hz/clk IBUF BUFG
 SLICE_X5Y8 FDRE
                                         r convert2hz/counter_reg[3]/C
 _____
 SLICE_X5Y8 FDRE (Prop_fdre_C_Q) 0.456 5.611 f
convert2hz/counter_reg[3]/Q
           net (fo=2, routed) 0.857 6.468 convert2hz/counter_reg_n_0_[3]
 SLICE_X4Y8 LUT4 (Prop_lut4_I2_O) 0.152 6.620 f
convert2hz/counter[27] i 6/O
           net (fo=1, routed) 0.936 7.556 convert2hz/counter[27] i 6 n 0
 SLICE_X4Y13 LUT6 (Prop_lut6_I5_O) 0.326 7.882 f
convert2hz/counter[27]_i_2/O
           net (fo=2, routed) 0.963 8.845 convert2hz/counter[27] i_2_n_0
 SLICE X4Y10 LUT3 (Prop lut3 I0 O) 0.124 8.969 r
convert2hz/counter[27]_i_1/O
           net (fo=27, routed) 0.651 9.620 convert2hz/slowClk
 SLICE X5Y10 FDRE
                                     r convert2hz/counter reg[12]/R
           (clock sys clk pin rise edge)
                        10.000 10.000 r
 W5
                           0.000 10.000 r clk (IN)
           net (fo=0)
                            0.000 10.000 clk
 W5
           IBUF (Prop_ibuf_I_O) 1.388 11.388 r clk_IBUF_inst/O
           net (fo=1, routed) 1.862 13.250 clk_IBUF
 BUFGCTRL_X0Y0 BUFG (Prop_bufg_I_O) 0.091 13.341 r
clk IBUF BUFG inst/O
           net (fo=29, routed) 1.515 14.856 convert2hz/clk_IBUF_BUFG
 SLICE X5Y10 FDRE
                                         r convert2hz/counter_reg[12]/C
```

clock pessimism 0.273 15.129 clock uncertainty -0.035 15.094

SLICE\_X5Y10 FDRE (Setup\_fdre\_C\_R) -0.429 14.665

convert2hz/counter\_reg[12]

required time 14.665 arrival time -9.620 5.045 slack

Min Delay Paths

Slack (MET): 0.264ns (arrival time - required time)
Source: convert2hz/counter\_reg[12]/C

(rising edge-triggered cell FDRE clocked by sys\_clk\_pin {rise@0.000ns

fall@5.000ns period=10.000ns})

Destination: convert2hz/counter\_reg[12]/D

(rising edge-triggered cell FDRE clocked by sys\_clk\_pin {rise@0.000ns

fall@5.000ns period=10.000ns})

Path Group: sys clk pin

Path Type: Hold (Min at Fast Process Corner)

0.000ns (sys\_clk\_pin rise@0.000ns - sys\_clk\_pin rise@0.000ns) Requirement: 0.369ns (logic 0.249ns (67.424%) route 0.120ns (32.576%)) Data Path Delay:

Logic Levels: 1 (CARRY4=1)

Clock Path Skew: 0.000ns (DCD - SCD - CPR)

Destination Clock Delay (DCD): 1.989ns Source Clock Delay (SCD): 1.474ns Clock Pessimism Removal (CPR): 0.515ns

Delay type Incr(ns) Path(ns) Netlist Resource(s) Location

(clock sys\_clk\_pin rise edge)

0.000 0.000 r

W5 0.000 0.000 r clk (IN)

> 0.000 0.000 clk net (fo=0)

W5 IBUF (Prop\_ibuf\_I\_O) 0.226 r clk\_IBUF\_inst/O

net (fo=1, routed) 0.631 0.858 clk\_IBUF

BUFGCTRL X0Y0 BUFG (Prop\_bufg\_I\_O) 0.026 0.884 r clk\_IBUF\_BUFG\_inst/O

```
net (fo=29, routed) 0.591 1.474 convert2hz/clk IBUF BUFG
  SLICE X5Y10
                   FDRE
                                              r convert2hz/counter reg[12]/C
  SLICE X5Y10
                   FDRE (Prop_fdre_C_Q) 0.141 1.615 r
convert2hz/counter reg[12]/Q
             net (fo=2, routed)
                                 0.120 1.735 convert2hz/counter reg n 0 [12]
  SLICE X5Y10
                   CARRY4 (Prop_carry4_S[3]_O[3])
                            0.108 1.843 r convert2hz/counter0_carry__1/O[3]
             net (fo=1, routed) 0.000 1.843 convert2hz/data0[12]
  SLICE_X5Y10
                   FDRE
                                              r convert2hz/counter_reg[12]/D
             (clock sys clk pin rise edge)
                            0.000 0.000 r
  W5
                              0.000 0.000 r clk (IN)
             net (fo=0)
                               0.000 0.000 clk
  W5
               IBUF (Prop ibuf I O) 0.414 0.414 r clk IBUF inst/O
             net (fo=1, routed)
                                 0.685 1.099 clk IBUF
  BUFGCTRL X0Y0
                      BUFG (Prop_bufg_I_O)
                                               0.029 1.128 r
clk IBUF BUFG inst/O
             net (fo=29, routed) 0.862 1.989 convert2hz/clk_IBUF_BUFG
  SLICE X5Y10 FDRE
                                              r convert2hz/counter_reg[12]/C
            clock pessimism -0.515 1.474
  SLICE X5Y10 FDRE (Hold fdre C D) 0.105 1.579
convert2hz/counter_reg[12]
             required time
                                     -1.579
             arrival time
                                     1.843
                                   0.264
             slack
Slack (MET):
                  0.264ns (arrival time - required time)
 Source:
                convert2hz/counter reg[16]/C
              (rising edge-triggered cell FDRE clocked by sys clk pin {rise@0.000ns
fall@5.000ns period=10.000ns})
 Destination:
                 convert2hz/counter_reg[16]/D
              (rising edge-triggered cell FDRE clocked by sys_clk_pin {rise@0.000ns
fall@5.000ns period=10.000ns})
 Path Group:
                  sys clk pin
 Path Type:
                 Hold (Min at Fast Process Corner)
 Requirement: 0.000ns (sys_clk_pin rise@0.000ns - sys_clk_pin rise@0.000ns)
 Data Path Delay: 0.369ns (logic 0.249ns (67.424%) route 0.120ns (32.576%))
 Logic Levels:
             1 (CARRY4=1)
```

Destination Clock Delay (DCD): 1.989ns Source Clock Delay (SCD): 1.474ns Clock Pessimism Removal (CPR): 0.515ns Location Delay type Incr(ns) Path(ns) Netlist Resource(s) (clock sys\_clk\_pin rise edge) 0.000 0.000 r W5 0.000 0.000 r clk (IN) net (fo=0) 0.000 0.000 clk W5 IBUF (Prop\_ibuf\_I\_O) 0.226 0.226 r clk\_IBUF\_inst/O net (fo=1, routed) 0.631 0.858 clk IBUF BUFGCTRL X0Y0 BUFG (Prop\_bufg\_I\_O) 0.026 0.884 r clk IBUF BUFG inst/O net (fo=29, routed) 0.591 1.474 convert2hz/clk IBUF BUFG SLICE\_X5Y11 FDRE r convert2hz/counter reg[16]/C SLICE\_X5Y11 FDRE (Prop\_fdre\_C\_Q) 0.141 1.615 r convert2hz/counter reg[16]/Q net (fo=2, routed) 0.120 1.735 convert2hz/counter\_reg\_n\_0 [16] SLICE X5Y11 CARRY4 (Prop\_carry4\_S[3]\_O[3]) net (fo=1, routed) 0.000 1.843 convert2hz/data0[16] SLICE\_X5Y11 FDRE r convert2hz/counter\_reg[16]/D (clock sys\_clk\_pin rise edge) 0.000 0.000 r W5 0.000 0.000 r clk (IN) net (fo=0) 0.000 0.000 clk W5 IBUF (Prop\_ibuf\_I\_O) 0.414 0.414 r clk\_IBUF\_inst/O net (fo=1, routed) 0.685 1.099 clk\_IBUF BUFGCTRL\_X0Y0 BUFG (Prop\_bufg\_I\_O) 0.029 1.128 r clk IBUF BUFG inst/O net (fo=29, routed) 0.862 1.989 convert2hz/clk\_IBUF\_BUFG SLICE\_X5Y11 FDRE r convert2hz/counter\_reg[16]/C clock pessimism -0.515 1.474 SLICE X5Y11 FDRE (Hold fdre C D) 0.105 1.579 convert2hz/counter\_reg[16]

-1.579

1.843

Clock Path Skew: 0.000ns (DCD - SCD - CPR)

required time

arrival time

slack 0.264

Slack (MET): 0.264ns (arrival time - required time)

Source: convert2hz/counter\_reg[20]/C

(rising edge-triggered cell FDRE clocked by sys clk pin {rise@0.000ns

fall@5.000ns period=10.000ns})

Destination: convert2hz/counter reg[20]/D

(rising edge-triggered cell FDRE clocked by sys\_clk\_pin {rise@0.000ns

fall@5.000ns period=10.000ns})

Path Group: sys\_clk\_pin

Path Type: Hold (Min at Fast Process Corner)

Requirement: 0.000ns (sys\_clk\_pin rise@0.000ns - sys\_clk\_pin rise@0.000ns)

Data Path Delay: 0.369ns (logic 0.249ns (67.424%) route 0.120ns (32.576%))

Logic Levels: 1 (CARRY4=1)

Clock Path Skew: 0.000ns (DCD - SCD - CPR)

Destination Clock Delay (DCD): 1.987ns Source Clock Delay (SCD): 1.473ns Clock Pessimism Removal (CPR): 0.514ns

Location Delay type Incr(ns) Path(ns) Netlist Resource(s)

------

(clock sys\_clk\_pin rise edge)

0.000 0.000 r

W5 0.000 0.000 r clk (IN)

net (fo=0) 0.000 0.000 clk

W5 IBUF (Prop\_ibuf\_I\_O) 0.226 0.226 r clk\_IBUF\_inst/O

net (fo=1, routed) 0.631 0.858 clk\_IBUF

BUFGCTRL\_X0Y0 BUFG (Prop\_bufg\_I\_O) 0.026 0.884 r

clk IBUF BUFG inst/O

net (fo=29, routed) 0.590 1.473 convert2hz/clk IBUF BUFG

SLICE\_X5Y12 FDRE r convert2hz/counter\_reg[20]/C

convert2hz/counter reg[20]/Q

net (fo=2, routed) 0.120 1.734 convert2hz/counter\_reg\_n\_0\_[20]

SLICE\_X5Y12 CARRY4 (Prop\_carry4\_S[3]\_O[3])

0.108 1.842 r convert2hz/counter0 carry 3/O[3]

net (fo=1, routed) 0.000 1.842 convert2hz/data0[20]

SLICE\_X5Y12 FDRE r convert2hz/counter\_reg[20]/D

------

(clock sys\_clk\_pin rise edge)

0.000 0.000 r

W5 0.000 0.000 r clk (IN)

net (fo=0) 0.000 0.000 clk

W5 IBUF (Prop\_ibuf\_I\_O) 0.414 0.414 r clk\_IBUF\_inst/O

net (fo=1, routed) 0.685 1.099 clk\_IBUF

BUFGCTRL\_X0Y0 BUFG (Prop\_bufg\_I\_O) 0.029 1.128 r

clk\_IBUF\_BUFG\_inst/O

net (fo=29, routed) 0.860 1.987 convert2hz/clk\_IBUF\_BUFG

SLICE\_X5Y12 FDRE r convert2hz/counter\_reg[20]/C

clock pessimism -0.514 1.473

convert2hz/counter\_reg[20]

\_\_\_\_\_

required time -1.578 arrival time 1.842

slack 0.264

Slack (MET): 0.264ns (arrival time - required time)

Source: convert2hz/counter reg[24]/C

(rising edge-triggered cell FDRE clocked by sys\_clk\_pin {rise@0.000ns

fall@5.000ns period=10.000ns})

Destination: convert2hz/counter reg[24]/D

(rising edge-triggered cell FDRE clocked by sys clk pin {rise@0.000ns

fall@5.000ns period=10.000ns})
Path Group: sys clk pin

Path Type: Hold (Min at Fast Process Corner)

Requirement: 0.000ns (sys\_clk\_pin rise@0.000ns - sys\_clk\_pin rise@0.000ns)

Data Path Delay: 0.369ns (logic 0.249ns (67.424%) route 0.120ns (32.576%))

Logic Levels: 1 (CARRY4=1)

Clock Path Skew: 0.000ns (DCD - SCD - CPR)

Destination Clock Delay (DCD): 1.986ns Source Clock Delay (SCD): 1.472ns Clock Pessimism Removal (CPR): 0.514ns

Location Delay type Incr(ns) Path(ns) Netlist Resource(s)

(clock sys\_clk\_pin rise edge)

0.000 0.000 r

W5 0.000 0.000 r clk (IN)

net (fo=0) 0.000 0.000 clk

W5 IBUF (Prop\_ibuf\_I\_O) 0.226 0.226 r clk\_IBUF\_inst/O

net (fo=1, routed) 0.631 0.858 clk\_IBUF

```
BUFG (Prop_bufg_I_O) 0.026 0.884 r
  BUFGCTRL X0Y0
clk IBUF BUFG inst/O
            net (fo=29, routed) 0.589 1.472 convert2hz/clk_IBUF_BUFG
  SLICE X5Y13 FDRE
                                     r convert2hz/counter_reg[24]/C
  SLICE X5Y13 FDRE (Prop fdre C Q) 0.141 1.613 r
convert2hz/counter_reg[24]/Q
            net (fo=2, routed) 0.120 1.733 convert2hz/counter_reg_n_0 [24]
  SLICE_X5Y13 CARRY4 (Prop_carry4_S[3]_O[3])
                          0.108 1.841 r convert2hz/counter0_carry__4/O[3]
            net (fo=1, routed) 0.000 1.841 convert2hz/data0[24]
  SLICE X5Y13 FDRE
                                         r convert2hz/counter reg[24]/D
            (clock sys_clk_pin rise edge)
                          0.000 0.000 r
  W5
                            0.000 0.000 r clk (IN)
            net (fo=0)
                            0.000 0.000 clk
  W5
              IBUF (Prop_ibuf_I_O) 0.414 0.414 r clk_IBUF_inst/O
            net (fo=1, routed) 0.685 1.099 clk_IBUF
  BUFGCTRL X0Y0
                    BUFG (Prop_bufg_I_O) 0.029 1.128 r
clk IBUF BUFG inst/O
            net (fo=29, routed) 0.859 1.986 convert2hz/clk_IBUF_BUFG
  SLICE X5Y13 FDRE
                                           r convert2hz/counter reg[24]/C
            clock pessimism -0.514 1.472
  convert2hz/counter reg[24]
            required time
                                  -1.577
                                 1.841
            arrival time
            slack
                                 0.264
Slack (MET): 0.264ns (arrival time - required time)
 Source:
              convert2hz/counter reg[4]/C
             (rising edge-triggered cell FDRE clocked by sys_clk_pin {rise@0.000ns
fall@5.000ns period=10.000ns})
 Destination:
                convert2hz/counter reg[4]/D
              (rising edge-triggered cell FDRE clocked by sys clk pin {rise@0.000ns
fall@5.000ns period=10.000ns})
 Path Group: sys_clk_pin
              Hold (Min at Fast Process Corner)
 Path Type:
 Requirement: 0.000ns (sys_clk_pin rise@0.000ns - sys_clk_pin rise@0.000ns)
```

```
Logic Levels:
                1 (CARRY4=1)
Clock Path Skew:
                  0.000ns (DCD - SCD - CPR)
 Destination Clock Delay (DCD): 1.990ns
 Source Clock Delay (SCD): 1.475ns
 Clock Pessimism Removal (CPR): 0.515ns
              Delay type Incr(ns) Path(ns) Netlist Resource(s)
 Location
            (clock sys_clk_pin rise edge)
                          0.000 0.000 r
 W5
                            0.000 0.000 r clk (IN)
            net (fo=0)
                             0.000 0.000 clk
 W5
            IBUF (Prop_ibuf_I_O) 0.226 0.226 r clk_IBUF_inst/O
            net (fo=1, routed) 0.631 0.858 clk_IBUF
 BUFGCTRL_X0Y0 BUFG (Prop_bufg_I_O) 0.026 0.884 r
clk IBUF BUFG inst/O
            net (fo=29, routed) 0.592 1.475 convert2hz/clk IBUF BUFG
 SLICE_X5Y8 FDRE
                               r convert2hz/counter_reg[4]/C
 SLICE X5Y8
               FDRE (Prop_fdre_C_Q) 0.141 1.616 r
convert2hz/counter_reg[4]/Q
            net (fo=2, routed) 0.120 1.736 convert2hz/counter_reg_n_0_[4]
                 CARRY4 (Prop_carry4_S[3]_O[3])
 SLICE X5Y8
                          0.108 1.844 r convert2hz/counter0_carry/O[3]
            net (fo=1, routed) 0.000 1.844 convert2hz/data0[4]
 SLICE_X5Y8 FDRE
                                          r convert2hz/counter reg[4]/D
            (clock sys clk pin rise edge)
                          0.000 0.000 r
 W5
                            0.000 0.000 r clk (IN)
            net (fo=0)
                          0.000 0.000 clk
 W5
             IBUF (Prop_ibuf_I_O) 0.414 0.414 r clk_IBUF_inst/O
            net (fo=1, routed) 0.685 1.099 clk IBUF
 BUFGCTRL_X0Y0 BUFG (Prop_bufg_I_O) 0.029 1.128 r
clk_IBUF_BUFG_inst/O
            net (fo=29, routed) 0.863 1.990 convert2hz/clk IBUF BUFG
 SLICE X5Y8
                 FDRE
                                           r convert2hz/counter reg[4]/C
            clock pessimism -0.515 1.475
 SLICE_X5Y8 FDRE (Hold_fdre_C_D) 0.105 1.580 convert2hz/counter_reg[4]
                                -1.580
            required time
```

Data Path Delay: 0.369ns (logic 0.249ns (67.424%) route 0.120ns (32.576%))

arrival time 1.844 0.264 slack Slack (MET): 0.264ns (arrival time - required time) Source: convert2hz/counter reg[8]/C (rising edge-triggered cell FDRE clocked by sys\_clk\_pin {rise@0.000ns fall@5.000ns period=10.000ns}) Destination: convert2hz/counter reg[8]/D (rising edge-triggered cell FDRE clocked by sys\_clk\_pin {rise@0.000ns fall@5.000ns period=10.000ns}) Path Group: sys clk pin Path Type: Hold (Min at Fast Process Corner) Requirement: 0.000ns (sys\_clk\_pin rise@0.000ns - sys\_clk\_pin rise@0.000ns) Data Path Delay: 0.369ns (logic 0.249ns (67.424%) route 0.120ns (32.576%)) Logic Levels: 1 (CARRY4=1) Clock Path Skew: 0.000ns (DCD - SCD - CPR) Destination Clock Delay (DCD): 1.990ns Source Clock Delay (SCD): 1.475ns Clock Pessimism Removal (CPR): 0.515ns Location Delay type Incr(ns) Path(ns) Netlist Resource(s) (clock sys clk pin rise edge) 0.000 0.000 r W5 0.000 0.000 r clk (IN) net (fo=0) 0.000 0.000 clk W5 IBUF (Prop ibuf I O) 0.226 0.226 r clk IBUF inst/O net (fo=1, routed) 0.631 0.858 clk\_IBUF **BUFGCTRL X0Y0** BUFG (Prop\_bufg\_I\_O) 0.026 0.884 r clk IBUF BUFG inst/O net (fo=29, routed) 0.592 1.475 convert2hz/clk\_IBUF\_BUFG SLICE\_X5Y9 FDRE r convert2hz/counter\_reg[8]/C SLICE X5Y9 FDRE (Prop\_fdre\_C\_Q) 0.141 1.616 r

CARRY4 (Prop\_carry4\_S[3]\_O[3])

1.736 convert2hz/counter\_reg\_n\_0\_[8]

net (fo=2, routed) 0.120

convert2hz/counter\_reg[8]/Q

SLICE X5Y9

```
(clock sys_clk_pin rise edge)
                            0.000 0.000 r
  W5
                              0.000 0.000 r clk (IN)
             net (fo=0)
                               0.000 0.000 clk
  W5
               IBUF (Prop ibuf I O)
                                   0.414
                                              0.414 r clk IBUF inst/O
             net (fo=1, routed)
                                  0.685 1.099 clk IBUF
  BUFGCTRL X0Y0
                      BUFG (Prop_bufg_I_O)
                                               0.029 1.128 r
clk IBUF BUFG inst/O
             net (fo=29, routed) 0.863 1.990 convert2hz/clk IBUF BUFG
  SLICE_X5Y9
                  FDRE
                                              r convert2hz/counter_reg[8]/C
             clock pessimism -0.515 1.475
  SLICE X5Y9 FDRE (Hold fdre C D) 0.105 1.580 convert2hz/counter reg[8]
                                     -1.580
             required time
             arrival time
                                    1.844
                                    0.264
             slack
Slack (MET):
                0.267ns (arrival time - required time)
 Source:
                convert2hz/counter reg[13]/C
               (rising edge-triggered cell FDRE clocked by sys_clk_pin {rise@0.000ns
fall@5.000ns period=10.000ns})
                 convert2hz/counter_reg[13]/D
 Destination:
               (rising edge-triggered cell FDRE clocked by sys clk pin {rise@0.000ns
fall@5.000ns period=10.000ns})
 Path Group:
                 sys_clk_pin
 Path Type:
                 Hold (Min at Fast Process Corner)
 Requirement:
                0.000ns (sys clk pin rise@0.000ns - sys clk pin rise@0.000ns)
 Data Path Delay: 0.372ns (logic 0.256ns (68.766%) route 0.116ns (31.234%))
                  1 (CARRY4=1)
 Logic Levels:
 Clock Path Skew:
                    0.000ns (DCD - SCD - CPR)
  Destination Clock Delay (DCD): 1.989ns
  Source Clock Delay (SCD): 1.474ns
  Clock Pessimism Removal (CPR): 0.515ns
                Delay type Incr(ns) Path(ns) Netlist Resource(s)
  Location
             (clock sys_clk_pin rise edge)
                            0.000 0.000 r
  W5
                              0.000 0.000 r clk (IN)
                              0.000 0.000 clk
             net (fo=0)
  W5
               IBUF (Prop ibuf I O) 0.226 0.226 r clk IBUF inst/O
             net (fo=1, routed) 0.631 0.858 clk_IBUF
```

```
BUFG (Prop_bufg_I_O) 0.026 0.884 r
  BUFGCTRL X0Y0
clk IBUF BUFG inst/O
            net (fo=29, routed) 0.591 1.474 convert2hz/clk_IBUF_BUFG
  SLICE X5Y11 FDRE
                                     r convert2hz/counter_reg[13]/C
  SLICE X5Y11 FDRE (Prop fdre C Q) 0.141 1.615 r
convert2hz/counter_reg[13]/Q
            net (fo=2, routed) 0.116 1.731 convert2hz/counter_reg_n_0 [13]
  SLICE_X5Y11 CARRY4 (Prop_carry4_S[0]_O[0])
                          0.115 1.846 r convert2hz/counter0_carry__2/O[0]
            net (fo=1, routed) 0.000 1.846 convert2hz/data0[13]
  SLICE X5Y11 FDRE
                                       r convert2hz/counter reg[13]/D
            (clock sys_clk_pin rise edge)
                          0.000 0.000 r
  W5
                            0.000 0.000 r clk (IN)
            net (fo=0)
                            0.000 0.000 clk
  W5
              IBUF (Prop_ibuf_I_O) 0.414 0.414 r clk_IBUF_inst/O
            net (fo=1, routed) 0.685 1.099 clk_IBUF
  BUFGCTRL X0Y0
                    BUFG (Prop_bufg_I_O) 0.029 1.128 r
clk IBUF BUFG inst/O
            net (fo=29, routed) 0.862 1.989 convert2hz/clk_IBUF_BUFG
  SLICE X5Y11 FDRE
                                           r convert2hz/counter reg[13]/C
            clock pessimism -0.515 1.474
  convert2hz/counter reg[13]
            required time
                                  -1.579
            arrival time
                                 1.846
            slack
                                 0.267
Slack (MET): 0.267ns (arrival time - required time)
 Source:
              convert2hz/counter reg[9]/C
             (rising edge-triggered cell FDRE clocked by sys_clk_pin {rise@0.000ns
fall@5.000ns period=10.000ns})
 Destination:
                convert2hz/counter reg[9]/D
              (rising edge-triggered cell FDRE clocked by sys clk pin {rise@0.000ns
fall@5.000ns period=10.000ns})
 Path Group: sys_clk_pin
              Hold (Min at Fast Process Corner)
 Path Type:
 Requirement: 0.000ns (sys_clk_pin rise@0.000ns - sys_clk_pin rise@0.000ns)
```

```
Clock Path Skew:
                  0.000ns (DCD - SCD - CPR)
 Destination Clock Delay (DCD): 1.989ns
 Source Clock Delay (SCD): 1.474ns
 Clock Pessimism Removal (CPR): 0.515ns
              Delay type Incr(ns) Path(ns) Netlist Resource(s)
 Location
           (clock sys_clk_pin rise edge)
                         0.000 0.000 r
 W5
                           0.000 0.000 r clk (IN)
           net (fo=0)
                            0.000 0.000 clk
            IBUF (Prop_ibuf_I_O) 0.226 0.226 r clk_IBUF inst/O
 W5
           net (fo=1, routed) 0.631 0.858 clk_IBUF
 BUFGCTRL_X0Y0 BUFG (Prop_bufg_I_O) 0.026 0.884 r
clk IBUF BUFG inst/O
           net (fo=29, routed) 0.591 1.474 convert2hz/clk IBUF BUFG
 SLICE_X5Y10 FDRE
                              r convert2hz/counter_reg[9]/C
 SLICE X5Y10
                FDRE (Prop_fdre_C_Q) 0.141 1.615 r
convert2hz/counter_reg[9]/Q
           net (fo=2, routed) 0.116 1.731 convert2hz/counter_reg_n_0_[9]
 SLICE X5Y10 CARRY4 (Prop carry4 S[0] O[0])
                         net (fo=1, routed) 0.000 1.846 convert2hz/data0[9]
 SLICE_X5Y10 FDRE
                                         r convert2hz/counter reg[9]/D
           (clock sys clk pin rise edge)
                         0.000 0.000 r
 W5
                           0.000 0.000 r clk (IN)
           net (fo=0)
                         0.000 0.000 clk
 W5
             IBUF (Prop ibuf I O) 0.414 0.414 r clk IBUF inst/O
           net (fo=1, routed) 0.685 1.099 clk IBUF
 BUFGCTRL_X0Y0 BUFG (Prop_bufg_I_O) 0.029 1.128 r
clk IBUF BUFG inst/O
           net (fo=29, routed) 0.862 1.989 convert2hz/clk IBUF BUFG
 SLICE X5Y10
                 FDRE
                                          r convert2hz/counter reg[9]/C
           clock pessimism -0.515 1.474
 SLICE_X5Y10 FDRE (Hold_fdre_C_D) 0.105 1.579 convert2hz/counter_reg[9]
                                -1.579
           required time
```

Data Path Delay: 0.372ns (logic 0.256ns (68.766%) route 0.116ns (31.234%))

1 (CARRY4=1)

Logic Levels:

arrival time 1.846 0.267 slack Slack (MET): 0.267ns (arrival time - required time) Source: convert2hz/counter reg[17]/C (rising edge-triggered cell FDRE clocked by sys\_clk\_pin {rise@0.000ns fall@5.000ns period=10.000ns}) Destination: convert2hz/counter reg[17]/D (rising edge-triggered cell FDRE clocked by sys\_clk\_pin {rise@0.000ns fall@5.000ns period=10.000ns}) Path Group: sys clk pin Path Type: Hold (Min at Fast Process Corner) Requirement: 0.000ns (sys\_clk\_pin rise@0.000ns - sys\_clk\_pin rise@0.000ns) Data Path Delay: 0.372ns (logic 0.256ns (68.766%) route 0.116ns (31.234%)) Logic Levels: 1 (CARRY4=1) Clock Path Skew: 0.000ns (DCD - SCD - CPR) Destination Clock Delay (DCD): 1.987ns Source Clock Delay (SCD): 1.473ns Clock Pessimism Removal (CPR): 0.514ns Location Delay type Incr(ns) Path(ns) Netlist Resource(s) (clock sys clk pin rise edge) 0.000 0.000 r W5 0.000 0.000 r clk (IN) net (fo=0) 0.000 0.000 clk W5 IBUF (Prop ibuf I O) 0.226 0.226 r clk IBUF inst/O net (fo=1, routed) 0.631 0.858 clk\_IBUF **BUFGCTRL X0Y0** BUFG (Prop\_bufg\_I\_O) 0.026 0.884 r clk IBUF BUFG inst/O net (fo=29, routed) 0.590 1.473 convert2hz/clk\_IBUF\_BUFG SLICE\_X5Y12 FDRE r convert2hz/counter\_reg[17]/C SLICE X5Y12 FDRE (Prop\_fdre\_C\_Q) 0.141 1.614 r convert2hz/counter\_reg[17]/Q net (fo=2, routed) 0.116 1.730 convert2hz/counter reg n 0 [17] CARRY4 (Prop\_carry4\_S[0]\_O[0]) SLICE X5Y12

0.115 1.845 r convert2hz/counter0 carry 3/O[0]

r convert2hz/counter reg[17]/D

net (fo=1, routed) 0.000 1.845 convert2hz/data0[17]

SLICE X5Y12 FDRE

```
(clock sys_clk_pin rise edge)
                             0.000 0.000 r
  W5
                              0.000 0.000 r clk (IN)
             net (fo=0)
                                0.000 0.000 clk
  W5
               IBUF (Prop ibuf I O)
                                    0.414
                                              0.414 r clk IBUF inst/O
             net (fo=1, routed)
                                  0.685 1.099 clk IBUF
  BUFGCTRL X0Y0
                      BUFG (Prop_bufg_I_O)
                                                0.029 1.128 r
clk_IBUF_BUFG_inst/O
             net (fo=29, routed) 0.860 1.987 convert2hz/clk IBUF BUFG
  SLICE_X5Y12
                   FDRE
                                               r convert2hz/counter_reg[17]/C
             clock pessimism -0.514 1.473
  SLICE X5Y12
                   FDRE (Hold_fdre_C_D) 0.105 1.578
convert2hz/counter reg[17]
             required time
                                     -1.578
             arrival time
                                     1.845
             slack
                                    0.267
Slack (MET): 0.267ns (arrival time - required time)
 Source:
                convert2hz/counter_reg[5]/C
               (rising edge-triggered cell FDRE clocked by sys_clk_pin {rise@0.000ns
fall@5.000ns period=10.000ns})
 Destination:
                 convert2hz/counter reg[5]/D
               (rising edge-triggered cell FDRE clocked by sys_clk_pin {rise@0.000ns
fall@5.000ns period=10.000ns})
                  sys clk pin
 Path Group:
 Path Type:
                Hold (Min at Fast Process Corner)
 Requirement: 0.000ns (sys_clk_pin rise@0.000ns - sys_clk_pin rise@0.000ns)
 Data Path Delay: 0.372ns (logic 0.256ns (68.766%) route 0.116ns (31.234%))
 Logic Levels:
                  1 (CARRY4=1)
 Clock Path Skew:
                    0.000ns (DCD - SCD - CPR)
  Destination Clock Delay (DCD): 1.990ns
  Source Clock Delay
                      (SCD): 1.475ns
  Clock Pessimism Removal (CPR): 0.515ns
  Location
                Delay type Incr(ns) Path(ns) Netlist Resource(s)
             (clock sys_clk_pin rise edge)
                             0.000 0.000 r
  W5
                              0.000 0.000 r clk (IN)
             net (fo=0)
                                0.000 0.000 clk
  W5
               IBUF (Prop_ibuf_I_O) 0.226 r clk_IBUF_inst/O
```

```
net (fo=1, routed) 0.631 0.858 clk_IBUF
 BUFGCTRL_X0Y0 BUFG (Prop_bufg_I_O) 0.026 0.884 r
clk_IBUF_BUFG_inst/O
          net (fo=29, routed) 0.592 1.475 convert2hz/clk_IBUF_BUFG
 SLICE_X5Y9 FDRE
                            r convert2hz/counter_reg[5]/C
convert2hz/counter_reg[5]/Q
         net (fo=2, routed) 0.116 1.732 convert2hz/counter_reg_n_0 [5]
 SLICE_X5Y9 CARRY4 (Prop_carry4_S[0]_O[0])
                       0.115 1.847 r convert2hz/counter0_carry__0/O[0]
          net (fo=1, routed) 0.000 1.847 convert2hz/data0[5]
 SLICE X5Y9 FDRE
                                 r convert2hz/counter reg[5]/D
          (clock sys_clk_pin rise edge)
                       0.000 0.000 r
 W5
                        0.000 0.000 r clk (IN)
          net (fo=0) 0.000 0.000 clk
           IBUF (Prop_ibuf_I_O) 0.414 0.414 r clk_IBUF inst/O
 W5
          net (fo=1, routed) 0.685 1.099 clk_IBUF
 BUFGCTRL_X0Y0 BUFG (Prop_bufg_I_O) 0.029 1.128 r
clk_IBUF_BUFG_inst/O
          net (fo=29, routed) 0.863 1.990 convert2hz/clk_IBUF_BUFG
 SLICE X5Y9 FDRE
                                     r convert2hz/counter_reg[5]/C
          clock pessimism -0.515 1.475
 SLICE_X5Y9 FDRE (Hold_fdre_C_D) 0.105 1.580 convert2hz/counter_reg[5]
          required time
                             -1.580
          arrival time
                             1.847
          slack
                             0.267
```

#### Pulse Width Checks

\_\_\_\_\_

Clock Name: sys\_clk\_pin Waveform(ns): { 0.000 5.000 }

Period(ns): 10.000 Sources: { clk }

| Check Type Corner Lib Pir Pin                                                              | Referen | ce Pin Req | uired(ns) A | Actual(ns) | Slack(ns) Location |  |
|--------------------------------------------------------------------------------------------|---------|------------|-------------|------------|--------------------|--|
| Min Period n/a BUFG/I clk_IBUF_BUFG_inst/I                                                 | n/a     | 2.155      | 10.000      | 7.845      | BUFGCTRL_X0Y0      |  |
| Min Period n/a FDRE/C                                                                      | n/a     | 1.000      | 10.000      | 9.000      | SLICE_X4Y8         |  |
| convert2hz/counter_reg[0]/C Min Period n/a FDRE/C                                          | n/a     | 1.000      | 10.000      | 9.000      | SLICE_X5Y10        |  |
| convert2hz/counter_reg[10]/C Min Period n/a FDRE/C                                         | n/a     | 1.000      | 10.000      | 9.000      | SLICE_X5Y10        |  |
| convert2hz/counter_reg[11]/C<br>Min Period n/a FDRE/C                                      | n/a     | 1.000      | 10.000      | 9.000      | SLICE_X5Y10        |  |
| convert2hz/counter_reg[12]/C<br>Min Period n/a FDRE/C                                      | n/a     | 1.000      | 10.000      | 9.000      | SLICE_X5Y11        |  |
| convert2hz/counter_reg[13]/C<br>Min Period n/a FDRE/C                                      | n/a     | 1.000      | 10.000      | 9.000      | SLICE_X5Y11        |  |
| convert2hz/counter_reg[14]/C<br>Min Period n/a FDRE/C                                      | n/a     | 1.000      | 10.000      | 9.000      | SLICE X5Y11        |  |
| convert2hz/counter_reg[15]/C                                                               |         |            |             |            | _                  |  |
| convert2hz/counter_reg[16]/C                                                               |         |            |             |            |                    |  |
| Min Period n/a FDRE/C n/a 1.000 10.000 9.000 SLICE_X5Y12 convert2hz/counter_reg[17]/C      |         |            |             |            |                    |  |
| Low Pulse Width Fast FDRE/C n/a 0.500 5.000 4.500 SLICE_X4Y8 convert2hz/counter_reg[0]/C   |         |            |             |            |                    |  |
| Low Pulse Width Fast FDRE convert2hz/counter_reg[10]/C                                     | /C n/a  | 0.500      | 5.000       | 4.500      | SLICE_X5Y10        |  |
| Low Pulse Width Fast FDRE convert2hz/counter_reg[11]/C                                     | /C n/a  | 0.500      | 5.000       | 4.500      | SLICE_X5Y10        |  |
| Low Pulse Width Fast FDRE                                                                  | /C n/a  | 0.500      | 5.000       | 4.500      | SLICE_X5Y10        |  |
| convert2hz/counter_reg[12]/C Low Pulse Width Fast FDRE                                     | /C n/a  | 0.500      | 5.000       | 4.500      | SLICE_X5Y11        |  |
| convert2hz/counter_reg[13]/C<br>Low Pulse Width Fast FDRE                                  | /C n/a  | 0.500      | 5.000       | 4.500      | SLICE_X5Y11        |  |
| convert2hz/counter_reg[14]/C<br>Low Pulse Width Fast FDRE                                  | /C n/a  | 0.500      | 5.000       | 4.500      | SLICE_X5Y11        |  |
| convert2hz/counter_reg[15]/C<br>Low Pulse Width Fast FDRE                                  | /C n/a  | 0.500      | 5.000       | 4.500      | SLICE_X5Y11        |  |
| convert2hz/counter_reg[16]/C<br>Low Pulse Width Fast FDRE                                  |         | 0.500      |             |            | _                  |  |
| convert2hz/counter_reg[17]/C                                                               |         |            | 5.000       | 4.500      | SLICE_X5Y12        |  |
| Low Pulse Width Fast FDRE/C n/a 0.500 5.000 4.500 SLICE_X5Y12 convert2hz/counter_reg[18]/C |         |            |             |            |                    |  |

| High Pulse Width Slow        | FDRE/C | n/a | 0.500 | 5.000 | 4.500 | SLICE_X5Y13 |  |
|------------------------------|--------|-----|-------|-------|-------|-------------|--|
| convert2hz/counter_reg[21]/C |        |     |       |       |       |             |  |
| High Pulse Width Slow        | FDRE/C | n/a | 0.500 | 5.000 | 4.500 | SLICE_X5Y13 |  |
| convert2hz/counter_reg[22]/C |        |     |       |       |       |             |  |
| High Pulse Width Slow        | FDRE/C | n/a | 0.500 | 5.000 | 4.500 | SLICE_X5Y13 |  |
| convert2hz/counter_reg[2     | 23]/C  |     |       |       |       |             |  |
| High Pulse Width Slow        | FDRE/C | n/a | 0.500 | 5.000 | 4.500 | SLICE_X5Y13 |  |
| convert2hz/counter_reg[24]/C |        |     |       |       |       |             |  |
| High Pulse Width Slow        | FDRE/C | n/a | 0.500 | 5.000 | 4.500 | SLICE_X5Y14 |  |
| convert2hz/counter_reg[25]/C |        |     |       |       |       |             |  |
| High Pulse Width Slow        | FDRE/C | n/a | 0.500 | 5.000 | 4.500 | SLICE_X5Y14 |  |
| convert2hz/counter_reg[26]/C |        |     |       |       |       |             |  |
| High Pulse Width Slow        | FDRE/C | n/a | 0.500 | 5.000 | 4.500 | SLICE_X5Y14 |  |
| convert2hz/counter_reg[27]/C |        |     |       |       |       |             |  |
| High Pulse Width Slow        | FDRE/C | n/a | 0.500 | 5.000 | 4.500 | SLICE_X4Y8  |  |
| convert2hz/counter_reg[0     | 0]/C   |     |       |       |       |             |  |
| High Pulse Width Slow        | FDRE/C | n/a | 0.500 | 5.000 | 4.500 | SLICE_X5Y10 |  |
| convert2hz/counter_reg[      | 10]/C  |     |       |       |       |             |  |
| High Pulse Width Fast        | FDRE/C | n/a | 0.500 | 5.000 | 4.500 | SLICE_X5Y10 |  |
| convert2hz/counter_reg[      | 10]/C  |     |       |       |       |             |  |
|                              |        |     |       |       |       |             |  |